1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
|
#include "mem.h"
#define CPWAIT MRC CpMMU, 0, R2, C(2), C(0), 0; MOVW R2, R2; SUB $4, R15
/*
* Entered here from the boot loader with
* supervisor mode, interrupts disabled;
* MMU, IDC and WB disabled.
*/
TEXT _startup(SB), $-4
MOVW $setR12(SB), R12 /* static base (SB) */
MOVW $(PsrDirq|PsrDfiq|PsrMsvc), R1 /* ensure SVC mode with interrupts disabled */
MOVW R1, CPSR
MOVW $(MACHADDR+BY2PG-4), R13 /* stack; 4 bytes for link */
BL main(SB)
dead:
B dead
BL _div(SB) /* hack to get _div etc loaded */
TEXT getcpuid(SB), $-4
MRC CpMMU, 0, R0, C(CpCPUID), C(0)
RET
TEXT mmugetctl(SB), $-4
MRC CpMMU, 0, R0, C(CpControl), C(0)
RET
TEXT mmugetdac(SB), $-4
MRC CpMMU, 0, R0, C(CpDAC), C(0)
RET
TEXT mmugetfar(SB), $-4
MRC CpMMU, 0, R0, C(CpFAR), C(0)
RET
TEXT mmugetfsr(SB), $-4
MRC CpMMU, 0, R0, C(CpFSR), C(0)
RET
TEXT mmuputdac(SB), $-4
MCR CpMMU, 0, R0, C(CpDAC), C(0)
CPWAIT
RET
TEXT mmuputfsr(SB), $-4
MCR CpMMU, 0, R0, C(CpFSR), C(0)
CPWAIT
RET
TEXT mmuputttb(SB), $-4
MCR CpMMU, 0, R0, C(CpTTB), C(0)
CPWAIT
RET
TEXT mmuputctl(SB), $-4
MCR CpMMU, 0, R0, C(CpControl), C(0)
CPWAIT
RET
TEXT tlbinvalidateall(SB), $-4
MCR CpMMU, 0, R0, C(CpTLBops), C(7)
CPWAIT
RET
TEXT itlbinvalidate(SB), $-4
MCR CpMMU, 0, R0, C(CpTLBops), C(5), 1
CPWAIT
RET
TEXT dtlbinvalidate(SB), $-4
MCR CpMMU, 0, R0, C(CpTLBops), C(6), 1
CPWAIT
RET
TEXT mmuenable(SB), $-4
MOVW $1, R1
MCR CpMMU, 0, R1, C(CpDAC), C(3) /* set domain 0 to client */
/* disable and invalidate all caches and TLB's before (re-)enabling MMU */
MOVW $(CpCwpd | CpCsystem), R1
MRC CpMMU, 0, R1, C(CpControl), C(0)
CPWAIT
MOVW $0, R1 /* disable everything */
MCR CpMMU, 0, R1, C(CpCacheCtl), C(7), 0 /* invalidate I&D Caches and BTB */
MCR CpMMU, 0, R1, C(CpCacheCtl), C(10), 4 /* drain write and fill buffer */
MCR CpMMU, 0, R1, C(CpTLBops), C(7), 0 /* invalidate I&D TLB */
/* enable desired mmu mode (R0) */
MCR CpMMU, 0, R0, C(1), C(0)
CPWAIT
RET /* start running in remapped area */
TEXT setr13(SB), $-4
MOVW 4(FP), R1
MOVW CPSR, R2
BIC $PsrMask, R2, R3
ORR R0, R3
MOVW R3, CPSR
MOVW R13, R0
MOVW R1, R13
MOVW R2, CPSR
RET
TEXT vectors(SB), $-4
MOVW 0x18(R15), R15 /* reset */
MOVW 0x18(R15), R15 /* undefined */
MOVW 0x18(R15), R15 /* SWI */
MOVW 0x18(R15), R15 /* prefetch abort */
MOVW 0x18(R15), R15 /* data abort */
MOVW 0x18(R15), R15 /* reserved */
MOVW 0x18(R15), R15 /* IRQ */
MOVW 0x18(R15), R15 /* FIQ */
TEXT vtable(SB), $-4
WORD $_vsvc(SB) /* reset, in svc mode already */
WORD $_vund(SB) /* undefined, switch to svc mode */
WORD $_vsvc(SB) /* swi, in svc mode already */
WORD $_vpab(SB) /* prefetch abort, switch to svc mode */
WORD $_vdab(SB) /* data abort, switch to svc mode */
WORD $_vsvc(SB) /* reserved */
WORD $_virq(SB) /* IRQ, switch to svc mode */
WORD $_vfiq(SB) /* FIQ, switch to svc mode */
TEXT _vund(SB), $-4
MOVM.DB [R0-R3], (R13)
MOVW $PsrMund, R0
B _vswitch
TEXT _vsvc(SB), $-4
MOVW.W R14, -4(R13)
MOVW CPSR, R14
MOVW.W R14, -4(R13)
BIC $PsrMask, R14
ORR $(PsrDirq|PsrDfiq|PsrMsvc), R14
MOVW R14, CPSR
MOVW $PsrMsvc, R14
MOVW.W R14, -4(R13)
B _vsaveu
TEXT _vpab(SB), $-4
MOVM.DB [R0-R3], (R13)
MOVW $PsrMabt, R0
B _vswitch
TEXT _vdab(SB), $-4
MOVM.DB [R0-R3], (R13)
MOVW $(PsrMabt+1), R0
B _vswitch
TEXT _vfiq(SB), $-4 /* FIQ */
MOVM.DB [R0-R3], (R13)
MOVW $PsrMfiq, R0
B _vswitch
TEXT _virq(SB), $-4 /* IRQ */
MOVM.DB [R0-R3], (R13)
MOVW $PsrMirq, R0
_vswitch: /* switch to svc mode */
MOVW SPSR, R1
MOVW R14, R2
MOVW R13, R3
MOVW CPSR, R14
BIC $PsrMask, R14
ORR $(PsrDirq|PsrDfiq|PsrMsvc), R14
MOVW R14, CPSR
MOVM.DB.W [R0-R2], (R13)
MOVM.DB (R3), [R0-R3]
_vsaveu: /* Save Registers */
MOVW.W R14, -4(R13) /* save link */
MCR CpMMU, 0, R0, C(0), C(0), 0
SUB $8, R13
MOVM.DB.W [R0-R12], (R13)
MOVW R0, R0 /* gratuitous noop */
MOVW $setR12(SB), R12 /* static base (SB) */
MOVW R13, R0 /* argument is ureg */
SUB $8, R13 /* space for arg+lnk*/
BL trap(SB)
_vrfe: /* Restore Regs */
MOVW CPSR, R0 /* splhi on return */
ORR $(PsrDirq|PsrDfiq), R0, R1
MOVW R1, CPSR
ADD $(8+4*15), R13 /* [r0-R14]+argument+link */
MOVW (R13), R14 /* restore link */
MOVW 8(R13), R0
MOVW R0, SPSR
MOVM.DB.S (R13), [R0-R14] /* restore user registers */
MOVW R0, R0 /* gratuitous nop */
ADD $12, R13 /* skip saved link+type+SPSR*/
RFE /* MOVM.IA.S.W (R13), [R15] */
TEXT splhi(SB), $-4
MOVW CPSR, R0
ORR $(PsrDirq), R0, R1
MOVW R1, CPSR
MOVW $(MACHADDR), R6
MOVW R14, (R6) /* m->splpc */
RET
TEXT spllo(SB), $-4
MOVW CPSR, R0
BIC $(PsrDirq|PsrDfiq), R0, R1
MOVW R1, CPSR
RET
TEXT splx(SB), $-4
MOVW $(MACHADDR), R6
MOVW R14, (R6) /* m->splpc */
TEXT splxpc(SB), $-4
MOVW R0, R1
MOVW CPSR, R0
MOVW R1, CPSR
RET
TEXT spldone(SB), $-4
RET
TEXT islo(SB), $-4
MOVW CPSR, R0
AND $(PsrDirq), R0
EOR $(PsrDirq), R0
RET
TEXT splfhi(SB), $-4
MOVW CPSR, R0
ORR $(PsrDfiq|PsrDirq), R0, R1
MOVW R1, CPSR
RET
TEXT splflo(SB), $-4
MOVW CPSR, R0
BIC $(PsrDfiq), R0, R1
MOVW R1, CPSR
RET
TEXT getcpsr(SB), $-4
MOVW CPSR, R0
RET
TEXT getspsr(SB), $-4
MOVW SPSR, R0
RET
TEXT getcallerpc(SB), $-4
MOVW 0(R13), R0
RET
TEXT _tas(SB), $-4
MOVW R0, R1
MOVW $0xDEADDEAD, R2
SWPW R2, (R1), R0
RET
TEXT setlabel(SB), $-4
MOVW R13, 0(R0) /* sp */
MOVW R14, 4(R0) /* pc */
MOVW $0, R0
RET
TEXT gotolabel(SB), $-4
MOVW 0(R0), R13 /* sp */
MOVW 4(R0), R14 /* pc */
MOVW $1, R0
RET
/*
* flush (invalidate) the whole icache
*/
TEXT icflushall(SB), $-4
_icflushall:
MCR CpMMU, 0, R0, C(CpCacheCtl), C(5), 0 /* clean i-cache and branch buffer */
CPWAIT
RET
/*
* invalidate part of i-cache and invalidate branch target buffer
*/
TEXT icflush(SB), $-4
MOVW 4(FP), R1
CMP $(CACHESIZE/2), R1
BGE _icflushall
ADD R0, R1
BIC $(CACHELINESZ-1), R0
icflush1:
MCR CpMMU, 0, R0, C(CpCacheCtl), C(5), 1 /* clean entry */
ADD $CACHELINESZ, R0
CMP R1, R0
BLO icflush1
MCR CpMMU, 0, R0, C(CpCacheCtl), C(5), 6 /* invalidate branch target buffer */
CPWAIT
RET
/*
* write back whole data cache and drain write buffer
*/
TEXT dcflushall(SB), $-4
_dcflushall:
MOVW $(DCFADDR), R0
ADD $CACHESIZE, R0, R1
dcflushall1:
MCR CpMMU, 0, R0, C(CpCacheCtl), C(2), 5 /* allocate line */
ADD $CACHELINESZ, R0
CMP R1,R0
BNE dcflushall1
MCR CpMMU, 0, R0, C(CpCacheCtl), C(10), 4 /* drain write buffer */
CPWAIT
RET
/*
* write back a given region and drain write buffer
*/
TEXT dcflush(SB), $-4
MOVW 4(FP), R1
CMP $(CACHESIZE/2), R1
BGE _dcflushall
ADD R0, R1
BIC $(CACHELINESZ-1), R0
dcflush1:
MCR CpMMU, 0, R0, C(CpCacheCtl), C(10), 1 /* clean entry */
ADD $CACHELINESZ, R0
CMP R1, R0
BLO dcflush1
MCR CpMMU, 0, R0, C(CpCacheCtl), C(10), 4 /* drain write buffer */
CPWAIT
RET
#ifdef NOTYET
/*
* write back mini data cache
* TO DO: need to allocate pair of unused 2k blocks and read them alternately
*/
TEXT minidcflush(SB), $-4
MOVW $(MCFADDR), R0
ADD $(16*CACHELINESZ), R0, R1
wbbflush:
MOVW.P CACHELINESZ(R0), R2
CMP R1,R0
BNE wbbflush
MCR CpMMU, 0, R0, C(CpCacheCtl), C(10), 4 /* drain write buffer */
CPWAIT
RET
#endif
/*
* invalidate data caches (main and mini)
*/
TEXT dcinval(SB), $-4
MCR CpMMU, 0, R0, C(CpCacheCtl), C(6), 0
CPWAIT
RET
/* for devboot */
TEXT gotopc(SB), $-4
MOVW R0, R1
MOVW $0, R0
MOVW R1, PC
RET
TEXT idle(SB), $-4
MOVW $1, R0 /* idle mode */
MCR CpPWR, 0, R0, C(7), C(0), 0
RET
TEXT getcclkcfg(SB), $-4
MRC CpPWR, 0, R0, C(6), C(0), 0
RET
TEXT putcclkcfg(SB), $-4
MCR CpPWR, 0, R0, C(6), C(0), 0
RET
#ifdef NOTYET
/*
* the following code is considerably modified from the
* sleep code by nemo@gsyc.escet.urjc.es for Plan 9, but that's
* where it started. in particular, there's no need to save regs in all modes,
* since here we're called from kernel main level (a kproc) so nothing is live;
* the only regs needed are the various R13s, but we have trap restore them on resume.
* similarly there's no need to save SPSR, CPSR, etc. (even CpPID isn't really needed here).
*/
#define MDREFR_k1db2 (1<<22)
#define MDREFR_slfrsh (1<<31) /* self refresh */
#define MDREFR_e1pin (1<<20)
#define MSC_rt ((3<<16)|(3<<0))
#define MDCFNG_de ((3<<16)|(3<<0)) /* dram enable, banks (3 2), (1 0) */
TEXT suspenditall(SB), $-4
MOVW.W R14, -4(R13)
/* push mmu state on stack */
MRC CpMMU, 0, R1, C(CpDAC), C(0)
MRC CpMMU, 0, R2, C(CpTTB), C(0)
MRC CpMMU, 0, R3, C(CpPID), C(0)
MRC CpMMU, 0, R4, C(CpControl), C(0)
MOVM.DB.W [R1-R4], (R13)
/* if pspr by convention held a stack pointer pointing to a pc we wouldn't need power_state */
MOVW R13, power_state+0(SB)
BL dcflushall(SB)
/* don't write DRAM after this */
MOVW $PHYSPOWER, R3
/* put resume address in scratchpad for boot loader */
MOVW $power_resume+0(SB), R2
MOVW R2, 0x8(R3) /* pspr */
/* disable clock switching */
MCR CpPWR, 0, R1, C(CpTest), C(0x2), 2
/* adjust mem timing first to avoid processor bug causing hang */
MOVW $MDCNFG, R5
MOVW 0x1c(R5), R2
ORR $(MDREFR_k1db2), R2
MOVW R2, 0x1c(R5)
/* set PLL to lower speed w/ delay */
MOVW $(120*206),R0
l11: SUB $1,R0
BGT l11
MOVW $0, R2
MOVW R2, 0x14(R3) /* ppcr */
MOVW $(120*206),R0
l12: SUB $1,R0
BGT l12
/*
* SA1110 fix for various suspend bugs in pre-B4 chips (err. 14-16, 18):
* set up register values here for use in code below that is at most
* one cache line (32 bytes) long, to run without DRAM.
*/
/* 1. clear RT in MSCx (R1, R7, R8) without changing other bits */
MOVW 0x10(R5), R1 /* MSC0 */
BIC $(MSC_rt), R1
MOVW 0x14(R5), R7 /* MSC1 */
BIC $(MSC_rt), R7
MOVW 0x2c(R5), R8 /* MSC2 */
BIC $(MSC_rt), R8
/* 2. clear DRI0-11 in MDREFR (R4) without changing other bits */
MOVW 0x1c(R5), R4
BIC $(0xfff0), R4
/* 3. set SLFRSH in MDREFR (R6) without changing other bits */
ORR $(MDREFR_slfrsh), R4, R6
/* 4. clear DE in MDCNFG (R9), and any other bits desired */
MOVW 0x0(R5), R9
BIC $(MDCFNG_de), R9
/* 5. clear SLFRSH and E1PIN (R10), without changing other bits */
BIC $(MDREFR_slfrsh), R4, R10
BIC $(MDREFR_e1pin), R10
/* 6. force sleep mode in PMCR (R2) */
MOVW $1,R2
MOVW suspendcode+0(SB), R0
B (R0) /* off to do it */
/*
* the following is copied by trap.c to a cache-aligned area (suspendcode),
* so that it can all run during disabling of DRAM
*/
TEXT _suspendcode(SB), $-4
/* 1: clear RT field of all MSCx registers */
MOVW R1, 0x10(R5)
MOVW R7, 0x14(R5)
MOVW R8, 0x2c(R5)
/* 2: clear DRI field in MDREFR */
MOVW R4, 0x1c(R5)
/* 3: set SLFRSH bit in MDREFR */
MOVW R6, 0x1c(R5)
/* 4: clear DE bits in MDCFNG */
MOVW R9, 0x0(R5)
/* 5: clear SLFRSH and E1PIN in MDREFR */
MOVW R10, 0x1c(R5)
/* 6: suspend request */
MOVW R2, 0x0(R3) /* pmcr */
B 0(PC) /* wait for it */
/*
* The boot loader comes here after the resume.
*/
TEXT power_resume(SB), $-4
MOVW $(PsrDirq|PsrDfiq|PsrMsvc), R0
MOVW R0, CPSR /* svc mode, interrupts off */
MOVW $setR12(SB), R12
/* flush caches */
MCR CpMMU, 0, R0, C(CpCacheCtl), C(7), 0
/* drain prefetch */
MOVW R0,R0
MOVW R0,R0
MOVW R0,R0
MOVW R0,R0
/* drain write buffer */
MCR CpMMU, 0, R0, C(CpCacheCtl), C(10), 4
/* flush tlb */
MCR CpMMU, 0, R0, C(CpTLBops), C(7)
/* restore state */
MOVW power_state+0(SB), R13
MOVM.IA.W (R13), [R1-R4]
MOVW.P 4(R13), R14
MCR CpMMU, 0, R1, C(CpDAC), C(0x0)
MCR CpMMU, 0, R2, C(CpTTB), C(0x0)
MCR CpMMU, 0, R3, C(CpPID), C(0x0)
MCR CpMMU, 0, R4, C(CpControl), C(0x0) /* enable cache and mmu */
MOVW R0,R0
MOVW R0,R0
MOVW R0,R0
MOVW R0,R0
/* flush i&d caches */
MCR CpMMU, 0, R0, C(CpCacheCtl), C(7)
/* flush tlb */
MCR CpMMU, 0, R0, C(CpTLBops), C(7)
/* drain prefetch */
MOVW R0,R0
MOVW R0,R0
MOVW R0,R0
MOVW R0,R0
/* enable clock switching */
MCR CpPWR, 0, R1, C(CpTest), C(1), 2
RET
#endif
GLOBL power_state+0(SB), $4
#ifdef YYY
/* for debugging sleep code: */
TEXT fastreset(SB), $-4
MOVW $PHYSRESET, R7
MOVW $1, R1
MOVW R1, (R7)
RET
#endif
|